## OKI Semiconductor

FEDL9226-01
Issue Date: Dec. 11, 2002

## ML9226

32-Bit Duplex/Triplex VFD Controller/Driver with Digital Dimming, ADC and Keyscan

## GENERAL DESCRIPTION

The ML9226 is a full CMOS controller/driver for Duplex or Triplex vacuum fluorescent display tube. It conststs of 32 -segment driver outputs and 3-grid pre-driver outputs, so that it can drive directly up to 96 -segment VFD. ML9226 features a digital dimming function, a 8-ch ADC, a $5 \times 5$ keyscan circuit and an encoder type switch interface.
ML9226 provides an interface with a microcontroller only by four signal lines: DATA I/O, CLOCK, CS.

## FEATURES

- Supply voltage ( $\mathrm{V}_{\text {DISP }}$ ) $: 8$ to 18.5 V (Built-in 5V regulator for logic)
- Duplex/Triplex selectable
- Applicable VFD tube
: 2 Grids $\times 32$ Anodes VFD tube
: 3 Grids $\times 32$ Anodes VFD tube
- 32-segment driver outputs
- 3-grid pre-driver outputs
$: \mathrm{I}_{\mathrm{OH}}=-5 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISP}}-0.8 \mathrm{~V}$ (SEG1 to 22)
$\mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISP}}-0.8 \mathrm{~V}$ (SEG23 to 32)
$\mathrm{I}_{\mathrm{OL}}=500 \mathrm{uA}$ at $\mathrm{V}_{\mathrm{OL}}=2.0 \mathrm{~V}$ (SEG1 to 32)
$: \mathrm{I}_{\mathrm{OH}}=-5.0 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DISP}}-0.8 \mathrm{~V}$
$\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{OL}}=2.0 \mathrm{~V}$
- Built-in digital dimming circuit (10-bit resolution)
- Built-in 8-ch A/D converter
- Built-in $5 \times 5$ keyscan circuit
- 3 interface circuits for an encoder type rotary switch
- Built-in oscillation circuit (external R and C)
- Built-in Power-On-Reset circuit
- Package:

80-pin plastic QFP (QFP80-P-1420-0.80-BK) ( ML9226GA)

## BLOCK DIAGRAM



## PIN CONFIGURATION (TOP VIEW)



## PIN DESCRIPTIONS

| Pin | Symbol | Type | Description |
| :---: | :---: | :---: | :---: |
| 1,64 | $\mathrm{V}_{\text {DISP }}$ | - | Power supply pins. <br> Pin1 and pin64 should be connected externally. |
| 10 | D-GND | - | D-GND is ground pin for the VFD driver circuit. L- |
| 33 | L-GND | - | the logic circuit. Pins 10 and 33 should be connected externaly. |
| 30 | $V_{C C}$ | 0 | 5 V output pin for internal logic portion and external logic circuit. |
| 41 | $V_{\text {REG }}$ | 0 | Reference voltage (5 V) output pin for A/D converter. |
| 50 to 63, 65 to 67 , 69 to 71 , 73, 74 | SEG1 to 22 | 0 | Segment (anode) signal output pins for a VFD tube. <br> These pins can be directly connected to the VFD tube. External circuit is not required. $\mathrm{l}_{\mathrm{OH}} \leq-5 \mathrm{~mA}$ |
| $\begin{gathered} \hline 75,76, \\ 78 \text { to } 80, \\ 2 \text { to } 6 \end{gathered}$ | SEG23 to 32 | 0 | Segment (anode) signal output pins for a VFD tube. <br> These pins can be directly connected to the VFD tube. External circuit is not required. $\mathrm{I}_{\mathrm{OH}} \leq-10 \mathrm{~mA}$ |
| 7, 8, 9 | $\overline{\text { GRID1 }}$ to $\overline{3}$ | 0 | Inverted Grid signal output pins. <br> For pre-driver, the external circuit is requiend. lol $\leq 10 \mathrm{~mA}$ |
| 36 | CS | 1 | Chip Select input pin. <br> Data input/output operation is valid when this pin is set at a High level. |
| 35 | CLOCK | 1 | Serial clock input pin. <br> Data is input and/or output through the DATA I/O pin at the rising edge of the serial clock. |
| 34 | DATA I/O | I/O | Serial data input/output pin. <br> Data is input to/comes out from the shift register at the rising edge of the serial clock. |
| 27 | INT | O | Interrupt signal output to microcontroller. When any key of key matrix is pressed or released, key scanning is started. After the completion of the one cycle, this pin goes to high level and keeps the high level until keyscan stop mode is selected. |
| 29 | DUP/TRI | 1 | Duplex/Triplex operation select input pin. <br> Duplex ( $1 / 2$ duty) operation is selected when this pin is set at a $\mathrm{V}_{\mathrm{CC}}$ level. Triplex ( $1 / 3$ duty) operation is selected when this pin is set at a GND level. |
| 42 to 49 | CH 1 to 8 | I | Analog voltage input pin for the 8-bit A/D converter. |
| 21 to 26 | A1 to A3 B1 to B3 | 1 | Input pin for the encoder type rotary switch. The phase of an $\mathrm{An} / \mathrm{Bn}$ input is detected. |
| 16 to 20 | $\overline{\mathrm{COL1}}$ to $\overline{5}$ | 1 | Return inputs from the key matrix. <br> These pins are active low. When key matrix are in the inactive sate, these pins are at high level through the internal pull-up resistors. All the inputs do not have the cahttering absorption function for the keyscans. |
| 11 to 15 | ROW1 to 5 | 0 | Key switch scanning outputs. <br> Normally low level is output through these pin. When any switch of key matrix is depressed or released, key scanning is started and is continued until keyscan stop mode is selected. When keyscan stop mode is selected, all outputs of ROW1 to 5 go back to low level. |


| Pin | Symbol | Type | Description |  |  |
| :---: | :---: | :---: | :--- | :--- | :---: |
| 40 | DIM OUT | O | Dimming pulse output. <br> Connect this pin to the slave side DIM IN pin. |  |  |
| 38,39 | SYNC OUT 1,2 | O | Synchronous signal input. <br> Connect these pins to the SYNC IN1 and SYNC IN2 pins of a slave side. |  |  |
| 31 | OSC0 | I/O | RC oscillator connecting pins. <br> Oscillation frequency depends on display tubes to <br> be used. <br> For details refer to ELECTRICAL <br> CHARACTERISTICS. | VCC |  |

## ABSOLUTE MAXIMUM RATINGS

| Parameter | Symbol | Condition | Rating | Unit |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{DISP}}$ |  | - | -0.3 to +20 | V |
| Input Voltage | $\mathrm{V}_{\mathrm{IN}}$ |  | - | -0.3 to +6.0 | V |
| Power Dissipation | $\mathrm{P}_{\mathrm{D}}$ | $\mathrm{Ta}=85^{\circ} \mathrm{C}$ | QFP80-P-1420-0.80-BK | 263 | mW |
| Storage Temperature | $\mathrm{T}_{\mathrm{STG}}$ |  | - | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Output Current | $\mathrm{I}_{\mathrm{O} 1}$ |  | SEG1 to 22 | -10.0 to +2.0 | mA |
|  | $\mathrm{I}_{\mathrm{O} 2}$ |  | SEG23 to 32 | -20.0 to +2.0 | mA |
|  | $\mathrm{I}_{\mathrm{O} 3}$ |  | $\overline{\text { GRID1 }}$ to $\overline{3}$ | -10.0 to +20.0 | mA |
|  | $\mathrm{I}_{\mathrm{O} 4}$ | DIM OUT, SYNC OUT1, SYNC OUT2 | -2.0 to +2.0 | mA |  |

## RECOMMENDED OPERATING CONDITIONS

| Parameter | Symbol | Condition |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver Supply Voltage | $V_{\text {DISP }}$ | - |  | 8.0 | 13.0 | 18.5 | V |
| High Level Input Voltage | $\mathrm{V}_{\text {IH }}$ | All inputs except OSC0 |  | 3.8 | - | - | V |
| Low Level Input Voltage | $\mathrm{V}_{\text {IL }}$ | All inputs except OSC0 |  | - | - | 0.8 | V |
| Clock Frequency | $\mathrm{f}_{\mathrm{c}}$ | - |  | - | - | 2.0 | MHz |
| Oscillation Frequency | fosc | $\mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%$, $\mathrm{Co}=27 \mathrm{pF} \pm 5 \%$ |  | 2.2 | 3.3 | 4.4 | MHz |
| Frame Frequency | $\mathrm{f}_{\text {FR }}$ | $\begin{aligned} & \mathrm{R}=10 \mathrm{k} \Omega \pm 5 \% \\ & \mathrm{Co}=27 \mathrm{pF} \pm 5 \% \end{aligned}$ | 1/3 Duty | 179 | 269 | 358 | Hz |
|  |  |  | 1/2 Duty | 268 | 403 | 538 | Hz |
| Operating Temperature | TOP | - |  | -40 | - | +85 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

## DC Characteristics

$\left(\mathrm{Ta}=-40\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\text {DISP }}=8.0$ to 18.5 V$)$

| Parameter | Symbol | Applied pin | Condition |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Level Input Voltage | $\mathrm{V}_{\text {IH }}$ | *1) | - |  | 3.8 | - | V |
| Low Level Input Voltage | $\mathrm{V}_{\text {IL }}$ | *1) | - |  | - | 0.8 | V |
| High Level Input Current | $\mathrm{I}_{\mathrm{H} 1}$ | *2) | $\mathrm{V}_{1 \mathrm{H}}=3.8 \mathrm{~V}$ |  | -5.0 | +5.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathrm{H} 2}$ | *3) | $\mathrm{V}_{1+}=3.8 \mathrm{~V}$ |  | -70 | -5.0 | $\mu \mathrm{A}$ |
| Low Level Input Current | $\mathrm{l}_{\text {LL1 }}$ | *2) | $\mathrm{V}_{\mathrm{IL}}=0.0 \mathrm{~V}$ |  | -5.0 | +5.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{l}_{\text {LL2 }}$ | *3) | $\mathrm{V}_{\mathrm{IL}}=0.0 \mathrm{~V}$ |  | -160 | -10 | $\mu \mathrm{A}$ |
| High Level Output Voltage | $\mathrm{V}_{\mathrm{OH} 1}$ | SEG1 to 22 | $\mathrm{V}_{\text {DISP }}=9.5 \mathrm{~V}$ | $\mathrm{IOH} 1=-5 \mathrm{~mA}$ | $\mathrm{V}_{\text {DISP }}-0.8$ | - | V |
|  | $\mathrm{V}_{\mathrm{OH} 2}$ | SEG23 to 32 |  | $\mathrm{l}_{\mathrm{OH} 2}=-10 \mathrm{~mA}$ | $\mathrm{V}_{\text {DISP }}-0.8$ | - | V |
|  | $\mathrm{V}_{\text {OH3 }}$ | $\overline{\text { GRID1 }}$ to $\overline{3}$ |  | $\mathrm{l}_{\mathrm{OH} 3}=-5 \mathrm{~mA}$ | $\mathrm{V}_{\text {DISP }}-0.8$ | - | V |
|  | $\mathrm{V}_{\text {OH4 }}$ | *4) |  | $\mathrm{I}_{\text {OH } 4}=-200 \mu \mathrm{~A}$ | 4.0 | - | V |
|  |  |  |  | Output Open | 4.5 | - | V |
| Low Level Output Voltage | $\mathrm{V}_{\text {OL1 }}$ | SEG1 to 22 | $\mathrm{V}_{\text {DISP }}=9.5 \mathrm{~V}$ | $\mathrm{loL1}=500 \mu \mathrm{~A}$ | - | 2.0 | V |
|  | $\mathrm{V}_{\text {OL2 }}$ | SEG23 to 32 |  | l OL2 $=500 \mu \mathrm{~A}$ | - | 2.0 | V |
|  | $\mathrm{V}_{\text {OL3 }}$ | $\overline{\text { GRID1 }}$ to $\overline{3}$ |  | $\mathrm{l}_{\mathrm{OL} 3}=10 \mathrm{~mA}$ | - | 2.0 | V |
|  | VoL4 | *5) |  | $\mathrm{loL4}=300 \mu \mathrm{~A}$ | - | 0.4 | V |
| Supply Current | IDISP | $V_{\text {DISP }}$ | $\begin{gathered} \mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%, \mathrm{Co}=27 \mathrm{pF} \pm 5 \% \\ \text { no load } \end{gathered}$ |  | - | 10 | mA |
| Supply Voltage for Logic | $\mathrm{V}_{\mathrm{L}}$ | $\mathrm{V}_{\text {cc }}$ | $\begin{array}{r} \mathrm{C}=0.0 \\ \mathrm{I}_{\mathrm{O}}=0 \end{array}$ | $\begin{gathered} \mu \mathrm{F} \pm 10 \%, \\ -10 \mathrm{~mA} \end{gathered}$ | 4.5 | 5.5 | V |

*1) CS, CLOCK, DATA I/O DUP/TRI, A1 to A3, B1 to B3, $\overline{\mathrm{COL}}$ to $\overline{5}$
*2) CS, CLOCK, DATA I/O DUP/TRI, A1 to A3, B1 to B3
*3) $\overline{\mathrm{COL}}$ to $\overline{5}$
*4) DATA I/O, INT, DIM OUT, SYNC OUT1, SYNC OUT2
*5) DATA I/O, INT, DIM OUT, SYNC OUT1, SYNC OUT2, ROW1 to 5

## AC Characteristics

$\left(\mathrm{Ta}=-40\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DISP}}=8.0$ to 18.5 V$)$

| Parameter | Symbol | Condition |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Frequency | $\mathrm{f}_{\mathrm{c}}$ | - |  | - | 2.0 | MHz |
| Clock Pulse Width | tcw | - |  | 200 | - | ns |
| Data Setup Time | $t_{\text {DS }}$ | - |  | 200 | - | ns |
| Data Hold Time | $\mathrm{t}_{\text {DH }}$ | - |  | 200 | - | ns |
| CS Off Time | tcsL | $\mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%, \mathrm{Co}=27 \mathrm{pF} \pm 5 \%$ |  | 20 | - | $\mu \mathrm{s}$ |
| CS Setup Time (CS-Clock) | tcss | - |  | 200 | - | ns |
| CS Hold Time (Clock-CS) | $\mathrm{t}_{\text {CSH }}$ | - |  | 200 | - | ns |
| DATA Output Delay Time (Clock-DATA I/O) | $t_{\text {PD }}$ | - |  | - | 1.0 | $\mu \mathrm{S}$ |
| Output Slew Rate Time | $\mathrm{t}_{\mathrm{R}}$ | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | $t_{R}=20 \%$ to $80 \%$ | - | 2.0 | $\mu \mathrm{s}$ |
|  | $\mathrm{t}_{\mathrm{F}}$ |  | $\mathrm{t}_{\mathrm{F}}=80 \%$ to $20 \%$ | - | 2.0 | $\mu \mathrm{s}$ |
| $V_{\text {DISP }}$ Rise Time | tpRz | Mounted in a unit |  | - | 100 | $\mu \mathrm{S}$ |
| $V_{\text {DISP }}$ Off Time | $\mathrm{t}_{\text {POF }}$ | Mounted in a unit, $\mathrm{V}_{\text {DISP }}=0.0 \mathrm{~V}$ |  | 5.0 | - | ms |
| CS Wait Time | trsoff | - |  | 400 | - | $\mu \mathrm{s}$ |

## TIMING DIAGRAM

## Data Input Timing



## Data Output Timing



## Reset Timing



## Driver Output Timing



## A/D Converter Characteristics

| $\left(\mathrm{Ta}=-40\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\text {DISP }}=8.0$ to 18.5 V$)$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Condition | Min. | Typ. | Max. | Unit |
| Reference Voltage (VREG) | - | 4.5 | 5.0 | 5.5 | V |
| Output Current | - | - | - | -10 | mA |
| Input Voltage Range | - | GND | - | $\mathrm{V}_{\text {REG }}$ | V |
| Conversion Time/Channel | $\mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%, \mathrm{C} 2=27 \mathrm{pF} \pm 5 \%$ | 256 | 310 | 394 | $\mu \mathrm{s}$ |
| Resolution |  | - | - | 8 | bit |
| Linearity error |  | - | - | $\pm 2.0$ | LSB |
| Differentiation linearity error |  | - | - | $\pm 2.0$ | LSB |
| Zero scale error |  | - | - | +2.0 | LSB |
| Full-scale error |  | - | - | -2.0 | LSB |

## Terminological definition

| Resolution | The minimum input analog value which can be recognized. It can decompose into $2^{8}=256$,(Vrh-VrL)/256,in 8 bits. |
| :---: | :---: |
| Linearity error | The deviation between the ideal conversion characteristic as a 8-bit $A / D$ converter and the actual conversion characteristic is said. (Therefore, a quantization error is not included.) The ideal conversion characteristic means the step which divided the voltage between VRH to VRL into 256 division into equal parts. |
| Differentiation linearity error | The smoothness of the conversion characteristic is shown, and ideally, the width of the analog input voltage corresponding to change for 1 bit of digital outputs is $1 \mathrm{LSB}=($ VRH-VRL $) / 256$, and says the deviation of this ideal bit size and the bit size in the arbitrary points of the conversion range. |
| Zero scale error | Digital output " 000 H " to " 001 H " changes, and the deviation of the ideal conversion characteristic of a point and the actual conversion characteristic is said. |
| Full scale error | Digital output "0FEH" to "OFFH" changes, and the deviation of the ideal conversion characteristic of a point and the actual conversion characteristic is said. |

## Keyscan Characteristics

| $\left(\mathrm{Ta}=-40\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\text {DISP }}=8.0$ to 18.5 V$)$ |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Condition | Min. | Typ. | Max. | Unit |  |  |  |
| Keyscan Cycle Time | $\mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%, \mathrm{Co}=27 \mathrm{pF} \pm 5 \%$ | 160 | 194 | 246 | $\mu \mathrm{~s}$ |  |  |  |
| Keyscan Pulse Width | $\mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%, \mathrm{Co}=27 \mathrm{pF} \pm 5 \%$ | 32 | 39 | 49 | $\mu \mathrm{~s}$ |  |  |  |

## Rotary switch characteristic

| $\left(\mathrm{Ta}=-40\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\text {DISP }}=8.0$ to 18.5 V$)$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Sign | Condition | Min. | Typ. | Max. | Unit |
| Phase input time | $\mathrm{t}_{\text {ABW }}$ | $\mathrm{R}=10 \mathrm{k} \Omega \pm 5 \%, \mathrm{C}_{\mathrm{O}}=27 \mathrm{pF} \pm 5 \%$ | 950 | - | - | us |
| Phase input fixed time | $t_{\text {ABH }}$ |  |  |  |  |  |

## Rotary switch input timing



## Keyscan Timing



Output Timing (Duplex Operation) $* 1$ bit time $=4 / \mathbf{f o s C}_{\text {OSC }}$
Solid line : The dimming data is 1016/1024
Dotted line : The dimming data is $64 / 1024$


Output Timing (Triplex Operation) $* 1$ bit time $=4 / \mathbf{f}_{\text {OSC }}$
Solid line : The dimming data is 1016/1024
Dotted line : The dimming data is 64/1024


## FUNCTIONAL DESCRIPTION

## Power-on Reset

When power is turned on, ML9226 is initialized by the internal power-on reset circuit.
The status of the internal circuit after initialization is as follows:

- The contents of the shift registers and latches are set to " 0 ".
- The digital dimming duty cycle is set to " 0 ".
- All segment outputs are set to Low level.
- GRID1 outputs are set to Low level.
- $\overline{\text { GRID2 }}$ to $\overline{3}$ outputs are set to High level.
- All the ROW outputs are set to Low level.
- INT output is set to Low level.


## Mode Data

ML9226 has the seven function modes. The function mode is selected by the mode data (M0 to M2). The relation between function mode and mode data (M0 to M2) is as follows:

| FUNCTION MODE | OPERATING MODE | FUNCTION DATA |  |  |
| :---: | :--- | :---: | :---: | :---: |
|  |  | M0 | M1 | M2 |
| 0 | Segment Data for $\overline{\text { GRID1-3 }}$ Input | 0 | 0 | 0 |
| 1 | Segment Data for $\overline{\text { GRID1 } \operatorname{Input}}$ | 1 | 0 | 0 |
| 2 | Segment Data for $\overline{\text { GRID2 } \operatorname{Input}}$ | 0 | 1 | 0 |
| 3 | Segment Data for $\overline{\text { GRID3 }}$ Input | 1 | 1 | 0 |
| 4 | Digital Dimming Data Input | 0 | 0 | 1 |
| 5 | Keyscan Stop | 1 | 0 | 1 |
| 6 | Switch Data Output | 0 | 1 | 1 |
| 7 | A/D Data Output | 1 | 1 | 1 |

## Data Input and Output

Data input and output through the DATA I/O pin is valid only when the CS pin is set at a High level.
The input data to DATA I/O pin is shifted into the shift register at the rising edge of the serial clock. The data is automatically loaded to the latches when the CS pin is set at a Low level.
10-bit dimming data (D1 to D10) and 32-bit segment data (S1 to S32) are used for inputting of dimming data and display data. To transfer these two data, the mode data (M0 to M2) must be sent after each of these data succeddingly.
The output data from the DATA I/O pin is output from the shift register at the rising edge of the serial clock.
ML9226 outputs 64-bit ( $8 \mathrm{ch} \times 8$ bits) A/D data (A11 to A88) and 37-bit key data (S11 to S55, R1, Q11 to Q13, R2, Q21 to Q23, R3 and Q31 to Q33). To receive these data, the mode data (M0 to M2) mast be sent first and then CS must be set once to Low level and set again to High level.
Then inputting serial clocks, these data are output from the DATA I/O pin.
When the CS pin is set at a Low level, the DATA I/O pin returns to an input pin.
To stop the keyscan, the only mode data (M0 to M2) must be sent. After the mode data transfer, the key scanning is stopped immediately.

## Segment Data Input [Function Mode: 0 to 3]

- ML9226 receives the segment data when function mode 0 to 3 are selected.
- The same segment data is transferred to the 3 segment data latch correspond to $\overline{\text { GRID1 }}$ to $\overline{3}$ at the same time when the function mode 0 is selected.
- The segment data is transferred to only one segment data latch that is selected by mode data, when the function mode is 1,2 or 3 is selected.
- Segment output (SEG1 to 32) becomes High level when the segment data (S1 to 32) is High level.


## [Data Format]

| Input Data | $: 35$ bits |
| :--- | :--- |
| Segment Data | $: 32$ bits |
| Mode Data | $: 3$ bits |


| Bit | 1 | 2 | 3 | 4 |  | 29 | 30 | 31 | 32 | 33 | 34 | 35 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Data | S1 | S2 | S3 | S4 |  | S29 | S30 | S31 | S32 | M0 | M1 | M2 |
|  | $\stackrel{\text { LSB }}{4}$ Segment Data (32 bits) $\xrightarrow{\text { MSB }} \underset{\substack{\text { Mode Data } \\(3 \text { bits })}}{\substack{\text { M }}}$ |  |  |  |  |  |  |  |  |  |  |  |

[Bit correspondence between segment output and segment data]

| SEG n | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Segment <br> data | S 1 | S 2 | S 3 | S 4 | S 5 | S 6 | S 7 | S 8 | S 9 | S 10 | S 11 | S 12 | S 13 | S 14 | S 15 | S 16 |
| SEG n | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 |
| Segment <br> data | S 17 | S 18 | S 19 | S 20 | S 21 | S 22 | S 23 | S 24 | S 25 | S 26 | S 27 | S 28 | S 29 | S 30 | S 31 | S 32 |

## Digital Dimming Data Input [Function Mode: 4]

- ML9226 receives the digital dimming data when function mode 4 is selected.
- The output duty changes in the range of 0/1024 ( $0 \%$ ) to $1016 / 1024(99.2 \%)$ for each grid.
- The 10 -bit digital dimming data is input from LSB.
[Data Format]

| Input Data | $: 13$ bits |
| :--- | :--- |
| Digital Dimming Data | $: 10$ bits |
| Mode Data | $: 3$ bits |

 (3 bits)

| (LSB) | Dimming Data (MSB) |  |  |  |  |  |  |  |  | Duty Cycle |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10 |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0/1024 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1/1024 |
| ! |  |  |  |  |  |  |  |  |  | $\vdots$ |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1015/1024 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1016/1024 |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1016/1024 |
| ; |  |  |  |  |  |  |  |  |  | ! |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1016/1024 |

## Keyscan Stop [Function Mode: 5]

- ML9226 stops a key scanning when function mode 5 are selected.
- To select this mode, the only mode data (M0 to M2) is needed.
- The actual time lag range between receipt of the keyscan stop command and the ceasing of scanning is $2.4 \mu$ s to $3.6 \mu \mathrm{~s}$
[Input Data Format]
Input Data $: 3$ bits

Mode Data : 3 bits

| Bit | 28 | 29 | 30 |
| :---: | :---: | :---: | :---: |
| Input Data | M0 | M1 | M2 |
|  | Mode Data <br> (3 bits) |  |  |

## Switch Data Output [Function Mode: 6]

- ML9226 output the switch data when function mode 6 is selected.
- To select this mode, the only mode data (M0 to M2) is needed.
- When ML9226 recieves this mode, the DATA I/O pin is changed to an output pin.
- 37-bit switch data come out from the DATA I/O pin synchronizing with the rise edge of the clock.
- When the CS pin is set at the low level, the DATA I/O pin returns to an input pin.
- R1, R2, R3 = 0, implies Right rotation of the knob (Clockwise)
- R1, R2, R3 = 1, implies Left rotation of the knob (Counter Clockwise)
- Contact Count bits are Q11 (LSB) to Q13 (MSB), Q21 (LSB) to Q23 (MSB) and Q31 (LSB) to Q33 (MSB)
[Input Data Format]

| Input Data | $: 3$ bits |
| :--- | :--- |
| Mode Data | $: 3$ bits |


| Bit | 28 | 29 | 30 |
| :---: | :---: | :---: | :---: |
| Input Data | M0 | M1 | M2 |
|  | Mode Data <br> (3 bits)$\longrightarrow$ |  |  |

[Output Data Format]

| Output Data | $: 37$ bits |
| :--- | :--- |
| $5 \times 5$ push swithc Data | $: 25$ bits |
| Encoder switch Data | $: 12$ bits |


| Bit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output <br> Data | S11 | S12 | S13 | S14 | S15 | S21 | S22 | S23 | S24 | S25 | S31 | S32 | S33 | S34 | S35 | S41 | S42 | S43 | S44 | S45 | S51 | S52 | S53 | S54 | S55 |
| Bit | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Output <br> Data | R1 | Q11 | Q12 | Q13 | R2 | Q21 | Q22 | Q23 | R3 | Q31 | Q32 | Q33 |  |  |  |  |  |  |  |  |  |  |  |  |  |

Sij: $\mathrm{i}=$ ROW1 to $5, \mathrm{j}=\overline{\mathrm{COL} 1}$ to $\overline{5}$
Sij = 1: Switch ON
Sij $=0$ : Switch OFF
[5x5 Push switch]


## Keyscan

Keyscanning is started only when depression or release of any key is detected in order to minimize noise caused by scanning signal. Then, keyscanning is continued until the keyscan stop mode is sent from a microcomputer. The INT pin goes to the high level at the completion of 1-cycle scanning after the keyscan start, so the (high level) signal sent from the INT pin can be used as an interrupt signal.
[Keyscan Timing]


Note: Keyscanning cannot be stopped by selecting the keyscan stop mode only once if:

- keyscanning is started after depression or release of any key is detected, and then
- a key is depressed or released again before the keyscan stop mode is selected.

To stop keyscanning, it is required to select the keyscan stop mode once again.


## A/D Data Output [Function Mode: 7]

- ML9226 output the A/D data when function mode 7 is selected.
- To select this mode, the only mode data (M0 to M2) is needed.
- When ML9226 recieves this mode, the DATA I/O pin is changed to an output pin.
- 64-bit A/D data come out from the DATA I/O pin synchronizeing with the rise edge of the clock.
- When the CS pin is set at the low level, the DATA I/O pin returns to an input pin.
[Input Data Format]

| Input Data | $: 3$ bits |
| :--- | :--- |
| Mode Data | $: 3$ bits |


| Bit | 28 | 29 | 30 |
| :---: | :---: | :---: | :---: |
| Input Data | M0 | M1 | M2 |
|  | Mode Data <br> (3 bits) |  |  |

[Output Data Format]

| Output Data | $: 64$ bits |
| :--- | :--- |
| A/D Data | $: 64$ bits |


| Bit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Data | $\begin{gathered} \hline \text { A11 } \\ \text { (LSB) } \end{gathered}$ | A12 | A13 | A14 | A15 | A16 | A17 | $\begin{gathered} \hline \text { A18 } \\ \text { (MSB) } \end{gathered}$ | $\begin{gathered} \hline \text { A21 } \\ \text { (LSB) } \end{gathered}$ | A22 | A23 | A24 | A25 | A26 | A27 | $\begin{gathered} \hline \text { A28 } \\ \text { (MSB) } \end{gathered}$ |
| A/D | CH1 |  |  |  |  |  |  |  | CH2 |  |  |  |  |  |  |  |
| Bit | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 |
| Output Data | $\begin{array}{\|c} \hline \text { A31 } \\ \text { (LSB) } \end{array}$ | A32 | A33 | A34 | A35 | A36 | A37 | $\begin{gathered} \hline \text { A38 } \\ \text { (MSB) } \end{gathered}$ | $\begin{gathered} \text { A41 } \\ \text { (LSB) } \end{gathered}$ | A42 | A43 | A44 | A45 | A46 | A47 | $\begin{gathered} \hline \text { A48 } \\ \text { (MSB) } \end{gathered}$ |
| A/D | CH3 |  |  |  |  |  |  |  | CH4 |  |  |  |  |  |  |  |
| Bit | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 |
| Output Data | $\begin{gathered} \hline \text { A51 } \\ (\mathrm{LSB}) \end{gathered}$ | A52 | A53 | A54 | A55 | A56 | A57 | $\begin{gathered} \text { A58 } \\ (\mathrm{MSB}) \end{gathered}$ | $\begin{gathered} \text { A61 } \\ \text { (LSB) } \end{gathered}$ | A62 | A63 | A64 | A65 | A66 | A67 | $\begin{array}{\|c\|} \hline \text { A68 } \\ \text { (MSB) } \end{array}$ |
| A/D | CH5 |  |  |  |  |  |  |  | CH6 |  |  |  |  |  |  |  |
| Bit | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 | 64 |
| Output Data | $\begin{array}{\|c\|} \hline \text { A71 } \\ \text { (LSB) } \\ \hline \end{array}$ | A72 | A73 | A74 | A75 | A76 | A77 | $\begin{gathered} \hline \text { A78 } \\ \text { (MSB) } \end{gathered}$ | $\begin{gathered} \hline \text { A81 } \\ \text { (LSB) } \\ \hline \end{gathered}$ | A82 | A83 | A84 | A85 | A86 | A87 | $\begin{gathered} \hline \text { A88 } \\ \text { (MSB) } \end{gathered}$ |
| A/D | CH7 |  |  |  |  |  |  |  | CH8 |  |  |  |  |  |  |  |

## The rotary encoder switch function.

As figure 1 shows, the rotary encoder switch circuit is consisted of Phase detection, Interrupt generation, Up/down counter, Direction latch and Parallel-in serial-out shift register.


Fig. 1 The Rotary Encoder Switch Circuit

1) Phase detection

1-1) Clockwise
When signal A and B input as fig. 2, the phase detection circuit outputs UP signal after the chattering absorption period. At this time, the output INT also goes to high level, so this signal can be used as an interrupt. The INT stays High level until the key scan stop mode is selected.


Fig. 2 The Input and Output Timing in Case of Clockwise.

1-2) counter clockwise
When signal A and B input as fig. 3, the phase detection circuit outputs Down signal after the chattering absorption period. At this time, the output INT also goes to High level. The INT stays High level until the key scan stop mode is selected.


Fig. 3 The Input and Output Timing in Case of Counter Clockwise.

## 2) UP/DOWN COUNTER

When the UP/DOWN COUNTER is input UP, it counts up and when it is input DOWN, it counts down.
But if overcounte of " 111 " occurs the UP/DOWN COUNTER stays " 111 ".


Fig. 4
3) Direction latch

When the Direction latch is input DOWN the output R goes " 1 ". But if the UP pulse is input and the counts value change to plus value, the output R goes to " 0 ".


Fig. 5
4) P -in/S-out shift resistor

When the key scan stop mode is selected and SC goes L, INT signal goes "L".


Fig. 6

## APPLICATION CIRCUITS

1. Circuit for the duplex VFD tube with 128 segments ( 2 Grid $\times 64$ Anode)


## 2. Circuit for the triplex VFD tube with 192 segments ( $\mathbf{3}$ Grid $\times 64$ Anode)



## PACKAGE DIMENSIONS

(Unit: mm)


Notes for Mounting the Surface Mount Type Package
The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

## REVISION HISTORY

| Document <br> No. | Date | Page |  | Description |
| :---: | :---: | :---: | :---: | :---: |
|  | Previous <br> Edition | Current <br> Edition | Preliminary edition 1 |  |
| FEDL9226-01 | Dec. 11, 2002 | - | - |  |

## NOTICE

1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.
